A high speed CMOS image sensor with a novel digital correlated double sampling and a differential difference amplifier

Daehyeok Kim, Jaeyoung Bae, Minkyu Song

Research output: Contribution to journalArticlepeer-review

8 Scopus citations

Abstract

In order to increase the operating speed of a CMOS image sensor (CIS), a new technique of digital correlated double sampling (CDS) is described. In general, the fixed pattern noise (FPN) of a CIS has been reduced with the subtraction algorithm between the reset signal and pixel signal. This is because a single-slope analog-to-digital converter (ADC) has been normally adopted in the conventional digital CDS with the reset ramp and signal ramp. Thus, the operating speed of a digital CDS is much slower than that of an analog CDS. In order to improve the operating speed, we propose a novel digital CDS based on a differential difference amplifier (DDA) that compares the reset signal and the pixel signal using only one ramp. The prototype CIS has been fabricated with 0.13 μm CIS technology and it has the VGA resolution of 640 × 480. The measured conversion time is 16 μs, and a high frame rate of 131 fps is achieved at the VGA resolution.

Original languageEnglish
Pages (from-to)5081-5095
Number of pages15
JournalSensors
Volume15
Issue number3
DOIs
StatePublished - 2 Mar 2015

Keywords

  • CMOS image sensor
  • Differential difference amplifier
  • Digital correlated double sampling
  • Fixed pattern noise

Fingerprint

Dive into the research topics of 'A high speed CMOS image sensor with a novel digital correlated double sampling and a differential difference amplifier'. Together they form a unique fingerprint.

Cite this