TY - GEN
T1 - Design of a high performance 32×32-bit multiplier with a novel sign select Booth encoder
AU - Choi, Kiwon
AU - Song, Minkyu
PY - 2001
Y1 - 2001
N2 - In this paper, a high performance 32/spl times/32-bit multiplier for a DSP core is proposed. The multiplier is composed of a novel sign select Booth encoder, an efficient data compressor block with a novel compound full-adder, and a 64-bit conditional sum adder with a separated carry generation block. The proposed 32/spl times/32-bit multiplier is designed by a full-custom method and there are about 28000 transistors in an active area of 1.59 mm/spl times/1.68 mm with 0.6 /spl mu/m CMOS technology. From the experimental results, the multiplication time of the 32/spl times/32-bit multiplier is about 9.8 ns at a 3.3 V power supply, and it consumes about 186 mW at 100 MHz.
AB - In this paper, a high performance 32/spl times/32-bit multiplier for a DSP core is proposed. The multiplier is composed of a novel sign select Booth encoder, an efficient data compressor block with a novel compound full-adder, and a 64-bit conditional sum adder with a separated carry generation block. The proposed 32/spl times/32-bit multiplier is designed by a full-custom method and there are about 28000 transistors in an active area of 1.59 mm/spl times/1.68 mm with 0.6 /spl mu/m CMOS technology. From the experimental results, the multiplication time of the 32/spl times/32-bit multiplier is about 9.8 ns at a 3.3 V power supply, and it consumes about 186 mW at 100 MHz.
UR - http://www.scopus.com/inward/record.url?scp=0035016392&partnerID=8YFLogxK
U2 - 10.1109/ISCAS.2001.921167
DO - 10.1109/ISCAS.2001.921167
M3 - Conference contribution
AN - SCOPUS:0035016392
SN - 0780366859
SN - 9780780366855
T3 - ISCAS 2001 - 2001 IEEE International Symposium on Circuits and Systems, Conference Proceedings
SP - 701
EP - 704
BT - ISCAS 2001 - 2001 IEEE International Symposium on Circuits and Systems, Conference Proceedings
T2 - 2001 IEEE International Symposium on Circuits and Systems, ISCAS 2001
Y2 - 6 May 2001 through 9 May 2001
ER -